ressurser

Last modified June 25, 2021 2:36 PM by Philipp H?fliger
Last modified Feb. 22, 2021 2:06 PM by Philipp H?fliger
Last modified Jan. 19, 2021 11:23 AM by Philipp H?fliger
Last modified Mar. 15, 2021 5:34 PM by Philipp H?fliger
Last modified May 3, 2021 1:38 PM by Philipp H?fliger
Last modified Apr. 19, 2021 10:14 AM by Philipp H?fliger
Last modified Apr. 19, 2021 10:18 AM by Philipp H?fliger
Last modified June 25, 2021 2:36 PM by Philipp H?fliger
Last modified Jan. 18, 2021 3:11 PM by Philipp H?fliger
Last modified Feb. 17, 2021 8:23 AM by Philipp H?fliger
Last modified Feb. 22, 2021 4:27 PM by Philipp H?fliger
Last modified Mar. 22, 2021 5:24 PM by Philipp H?fliger
Last modified Jan. 14, 2021 5:15 PM by Philipp H?fliger
Last modified May 10, 2021 1:08 PM by Philipp H?fliger
Last modified Jan. 4, 2022 10:21 AM by Philipp H?fliger

(Version for Spring 2021. If you access this later, the information might be outdated! See here for the version for 2022!)

In this course's lab tasks you’ll use a professional ASIC layout tool to conduct simulations of circuits with a high level of detail, much more detail than the simple models used in the course book. The program runs under Linux and it will be set up to simulate circuits implemented in a 65nm CMOS technology.

Important: please always close Cadence if you are not using it and before logging out! We do have only a limited number of licences and if you leave Cadence running the licence might not be returned to the licence server correctly for someone else to use.

Last modified Jan. 18, 2021 3:11 PM by Philipp H?fliger